**SystemPower**™





## **General Description**

The AAT2504 is a three-channel regulator consisting of a step-down converter with an input voltage range of 2.7V to 5.5V plus two low dropout (LDO) linear regulators. The two LDOs have an input voltage range of 1.8V to 5.5V, making them well-suited for post regulating from the step-down converter.

The step-down converter optimizes power efficiency throughout the load range. Pulling the MODE/SYNC pin high enables "PWM Only" operation, maintaining constant frequency and low output ripple across the operating range. Alternatively, the converter may be synchronized to an external clock to the MODE/SYNC pin. The step-down converter delivers up to 800mA of output current. The switching frequency is 2MHz, minimizing the size of external components.

The two LDOs (LDOA/LDOB) have independent inputs and are capable of delivering up to 300mA each. A Power-OK (POK) function provides an open drain output signal when LDOA is within regulation. Both LDOs feature low quiescent current and a low dropout voltage. The output voltages for both LDOs are adjustable to as low as 0.6V. The linear regulators have independent Enable pins. Typical no load quiescent current is a low 80µA when the stepdown converter and LDOs are enabled.

The AAT2504 is available in a Pb-free 3x4mm QFN34-20 package and is rated over the -40°C to +85°C temperature range.

#### **Features**

800mA Buck Converter

— V<sub>IN</sub> Range: 2.7V to 5.5V

V<sub>OUT</sub> Range: 0.9V to V<sub>IN</sub>, Adjustable

— High Efficiency: 95%

2MHz Switching Frequency

Synchronizable to External Clock

Internal Soft Start

Two 300mA Linear Regulators

V<sub>IN</sub> Range: 1.8V to 5.5V

Low Dropout Voltage

High Output Accuracy: ±1.5%

Low Total Quiescent Current I<sub>Q</sub> (80μA)

· Independent Enable Pins

Over-Temperature Protection

QFN34-20 Package

• -40°C to +85°C Temperature Range

## **Applications**

- · Cellular Phones
- · Digital Cameras
- · Handheld Instruments
- Microprocessor/DSP Core/IO Power
- PDAs and Handheld Computers

## **Typical Application**





## **Pin Descriptions**

| Pin #  | Symbol    | Function                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|--------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 1      | FBB       | Feedback input pin for LDOB. This pin is used to regulate the output of LDOB to the desired                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|        |           | value via an external resistor divider.                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| 2      | ENA       | Enable pin for LDOA. Active high.                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| 3      | ENB       | Enable pin for LDOB. Active high.                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| 4      | MODE/SYNC | PWM operation and oscillator synchronization pin. Connect to ground for PWM/Light Load operation and optimized efficiency throughout the load range. Connect high for low noise PWM operation under all operating conditions. When connected to an external clock, the internal oscillator is disabled and the step-down converter is synchronized to an external clock applied to this pin (PWM only). |  |  |  |  |  |  |
| 5      | FB        | Feedback input pin for the step-down converter. This pin is used to see the output of the converter to regulate to the desired value via an external resistor divider.                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| 6      | AGND      | Ground connection pin.                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| 7      | PGND      | Main power ground return pin for the step-down converter. Connect to the output and input capacitor return.                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| 8, 9   | LX        | Connect inductor to this pin. Switching node internally connected to the drain of both high-<br>and low-side MOSFETs.                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 10     | VP        | Input supply voltage for the converter. Must be closely decoupled.                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 11, 12 | N/C       | Not connected.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 13     | VIN       | Bias supply. Supply power for the internal circuitry. Connect to input power via low pass filter with decoupling to AGND.                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| 14     | EN        | Enable for the step-down converter. Active high.                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| 15     | POK       | Power-OK pin with open drain output. It is pulled low when the OUTA pin is outside the regulation window. Place a pull-up resistor between POK and OUTA.                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| 16     | FBA       | Feedback input pin for LDOA. This pin is used to regulate the output of LDOA to the desired value via an external resistor divider.                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| 17     | OUTA      | LDOA output pin; should be closely decoupled with a low-ESR ceramic capacitor.                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 18     | VLDOA     | Input voltage pin for linear regulator A; should be closely decoupled.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| 19     | VLDOB     | Input voltage pin for linear regulator B; should be closely decoupled.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| 20     | OUTB      | LDOB output pin; should be closely decoupled with a low-ESR ceramic capacitor.                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| EP     |           | Exposed paddle; connect to ground directly beneath the package.                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |



## **Pin Configuration**

QFN34-20 (Top View)



## Absolute Maximum Ratings<sup>1</sup>

| Symbol                 | Description                                      | Value                        | Units |
|------------------------|--------------------------------------------------|------------------------------|-------|
| $V_P, V_{IN}, V_{LDO}$ | Input Voltage and Bias Power to GND              | 6.0                          | V     |
| $V_{LX}$               | LX to GND                                        | -0.3 to V <sub>P</sub> + 0.3 | V     |
| V <sub>FB</sub>        | FB to GND                                        | -0.3 to V <sub>P</sub> + 0.3 | V     |
| V <sub>EN</sub>        | EN and EN_LDO to GND                             | -0.3 to 6.0                  | V     |
| $T_J$                  | Operating Junction Temperature Range             | -40 to 150                   | °C    |
| T <sub>LEAD</sub>      | Maximum Soldering Temperature (at leads, 10 sec) | 300                          | °C    |

## **Thermal Information**

| Symbol        | Description                                       | Value | Units |
|---------------|---------------------------------------------------|-------|-------|
| $P_{D}$       | Maximum Power Dissipation (T <sub>A</sub> = 25°C) | 2.0   | W     |
| $\theta_{JA}$ | Thermal Resistance <sup>2</sup>                   | 50    | °C/W  |

<sup>1.</sup> Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum Rating should be applied at any one time.

<sup>2.</sup> Mounted on an FR4 board.



### **Electrical Characteristics**<sup>1</sup>

 $\overline{V_{\text{IN}}}$  = 3.6V;  $T_{\text{A}}$  = -40°C to +85°C, unless otherwise noted. Typical values are  $T_{\text{A}}$  = 25°C.

| Symbol                                      | Description                          | Conditions                                               | Min   | Тур | Max   | Units                 |  |
|---------------------------------------------|--------------------------------------|----------------------------------------------------------|-------|-----|-------|-----------------------|--|
| Bias Power                                  | Supply                               |                                                          | ·     |     |       |                       |  |
| Ι <sub>Q</sub>                              | Quiescent Current                    | ENA = ENB = EN = V <sub>IN</sub> ; I <sub>LOAD</sub> = 0 |       | 80  | 145   | μA                    |  |
| I <sub>SHDN</sub>                           | Shutdown Current                     | ENA = ENB = EN = GND                                     |       |     | 1.0   | μA                    |  |
| 0.12.1                                      |                                      | V <sub>IN</sub> Rising                                   |       |     | 2.2   | V                     |  |
| UVLO                                        | Under-Voltage Lockout Voltage        | Hysteresis                                               |       | 250 |       | mV                    |  |
|                                             |                                      | V <sub>IN</sub> Falling                                  | 1.7   |     |       | V                     |  |
| LDOA, LDO                                   | В                                    |                                                          |       |     |       |                       |  |
| $V_{LDO}$                                   | Input Voltage                        |                                                          | 1.8   |     | 5.5   | V                     |  |
| \/                                          | Output Voltage Telerance             | $I_{OUT} = 1 \text{mA}$ $T_A = 25 ^{\circ}\text{C}$      | -1.5  |     | 1.5   | - %                   |  |
| V <sub>OUT</sub>                            | Output Voltage Tolerance             | to 300mA $T_A = -40^{\circ}C$ to +85°C                   | -2.5  |     | 2.5   | %                     |  |
| V <sub>FB</sub>                             | Feedback Voltage                     |                                                          | 0.593 | 0.6 | 0.607 | V                     |  |
| $V_{DO}$                                    | Dropout Voltage <sup>2, 3</sup>      | I <sub>OUT</sub> = 300mA                                 |       |     | 300   | mV                    |  |
| $\Delta V_{\text{LINEREG}} / V_{\text{IN}}$ | Line Regulation⁴                     | V <sub>IN</sub> = V <sub>OUT</sub> + 1 to 5.0V           |       |     | 0.09  | %/V                   |  |
| V <sub>EN(L)</sub>                          | Enable Threshold Low                 |                                                          |       |     | 0.6   | V                     |  |
| V <sub>EN(H)</sub>                          | Enable Threshold High                |                                                          | 1.4   |     |       | V                     |  |
| I <sub>OUT</sub>                            | Output Current                       | V <sub>LDO (MIN)</sub> = 2.5                             | 300   |     |       | mA                    |  |
| I <sub>SHT</sub>                            | Shutdown Current                     | V <sub>IN</sub> = 5V                                     |       |     | 1.0   | μA                    |  |
| T <sub>SD</sub>                             | Over-Temperature Shutdown Threshold  |                                                          |       | 140 |       | °C                    |  |
| T <sub>HYS</sub>                            | Over-Temperature Shutdown Hysteresis |                                                          |       | 15  |       | °C                    |  |
| LDOA                                        |                                      |                                                          |       |     |       |                       |  |
| V <sub>POK</sub>                            | Power-OK Trip Threshold              | V <sub>OUT</sub> Rising, T <sub>A</sub> = 25°C           | 80    | 90  | 98    | % of V <sub>OUT</sub> |  |
| V <sub>POKHYS</sub>                         | Power-OK Hysteresis                  |                                                          |       | 1.0 |       | % of V <sub>OUT</sub> |  |
| V <sub>POK(LO)</sub>                        | Power-OK Output Voltage Low          | I <sub>SINK</sub> = 1mA                                  |       |     | 0.4   | V                     |  |
| I <sub>POK</sub>                            | Power-OK Output Leakage Current      | V <sub>POK</sub> <5.5V, V <sub>OUT</sub> in Regulation   |       |     | 1.0   | μA                    |  |

<sup>1.</sup> The AAT2504 is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range and is assured by design, characterization, and correlation with statistical process controls.

by design, characterization, and correlation with statistical  $V_{DO}$  is defined as  $V_{IN}$  -  $V_{OUT}$  when  $V_{OUT}$  is 98% of nominal. 3. For  $V_{OUT}$  < 1.5V,  $V_{DO}$  = 1.8 -  $V_{OUT}$ . 4.  $C_{IN}$  = 10 $\mu$ F.



 $\frac{\textbf{Electrical Characteristics (continued)}^1}{V_{\text{IN}} = 3.6 \text{V}; \, T_{\text{A}} = -40 ^{\circ} \text{C to } +85 ^{\circ} \text{C, unless otherwise noted.}} \, \text{Typical values are } T_{\text{A}} = 25 ^{\circ} \text{C.}$ 

| Symbol                         | Description                          | Conditions                                                       | Min      | Тур | Max             | Units |
|--------------------------------|--------------------------------------|------------------------------------------------------------------|----------|-----|-----------------|-------|
| Step-Down                      | Converter                            |                                                                  | <u> </u> |     |                 |       |
| V <sub>IN</sub>                | Input Voltage                        |                                                                  | 2.7      |     | 5.5             | V     |
| $V_{OUT}$                      | Output Voltage Tolerance             | I <sub>OUT</sub> = 0 to 800mA;<br>V <sub>IN</sub> = 2.7V to 5.5V | -3.0     |     | 3.0             | %     |
| $V_{OUT}$                      | V <sub>OUT</sub> Programmable Range  |                                                                  | 0.9      |     | V <sub>IN</sub> | V     |
| $V_{FB}$                       | Feedback Threshold Voltage           |                                                                  | 0.891    | 0.9 | 0.909           | V     |
| I <sub>SHDN</sub>              | Shutdown Current                     | EN = GND                                                         |          |     | 1.0             | μΑ    |
| I <sub>LX_LEAK</sub>           | LX Leakage Current                   | $V_{IN} = 5.5, V_{LX} = 0 - V_{IN}$                              |          |     | 1.0             | μΑ    |
| I <sub>FB</sub>                | Feedback Leakage                     | V <sub>FB</sub> = 1.0V                                           |          |     | 0.2             | μΑ    |
| I <sub>LIM</sub>               | Current Limit                        |                                                                  |          |     | 1.2             | Α     |
| R <sub>DS(ON)H</sub>           | High Side Switch On Resistance       |                                                                  |          | 280 |                 | mΩ    |
| R <sub>DS(ON)L</sub>           | Low Side Switch On Resistance        |                                                                  |          | 160 |                 | mΩ    |
| $\Delta V_{LOADREG} / V_{OUT}$ | Load Regulation                      | I <sub>LOAD</sub> = 10 to 800mA                                  |          | 0.2 |                 | %     |
| $\Delta V_{LINEREG} / V_{IN}$  | Line Regulation                      |                                                                  |          | 0.2 |                 | %/V   |
| Fosc                           | Oscillator Frequency                 |                                                                  | 1.6      | 2.0 | 2.4             | MHz   |
| $T_{SD}$                       | Over-Temperature Shutdown Threshold  |                                                                  |          | 140 |                 | °C    |
| T <sub>HYS</sub>               | Over-Temperature Shutdown Hysteresis |                                                                  |          | 15  |                 | °C    |
| V <sub>EN(L)</sub>             | Enable Threshold Low                 |                                                                  |          |     | 0.6             | V     |
| V <sub>EN(H)</sub>             | Enable Threshold High                |                                                                  | 1.4      |     |                 | V     |
| I <sub>EN</sub>                | EN Input Leakage                     | V <sub>EN</sub> = 5V, V <sub>IN</sub> = 5V                       | -1.0     |     | 1.0             | μA    |

<sup>1.</sup> The AAT2504 is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range and is assured by design, characterization, and correlation with statistical process controls.



### Typical Characteristics-Step-Down Converter

## Step-Down Converter Efficiency vs. Output Current (V<sub>OUT</sub> = 1.8V)



## Output Voltage Error vs. Temperature (V<sub>IN</sub> = 3.6V; V<sub>OUT</sub> = 2.5V)



## Step-Down Converter Load Regulation (V<sub>OUT</sub> = 2.5V; Forced PWM)



## Step-Down Converter Line Regulation (V<sub>OUT</sub> = 2.5V; Forced PWM)



## Step-Down Converter Output Ripple (V<sub>IN</sub> = 3.6V; V<sub>OUT</sub> = 1.8V; I<sub>OUT</sub> = 800mA)



#### Time (200ns/div)

## Step-Down Converter Load Transient (V<sub>IN</sub> = 3.6V; I<sub>OUT</sub> = 300mA to 650mA)



Time (20µs/div)



## **Typical Characteristics-Step-Down Converter**

Step-Down Converter Line Transient (V<sub>OUT</sub> = 1.8V; I<sub>OUT</sub> = 800mA; V<sub>IN</sub> = 3.6V-4.2V)



Time (20µs/div)

No Load Quiescent Current vs. Input Voltage (Step-Down Converter Enabled; Both LDOs Enabled)



No Load Quiescent Current vs. Input Voltage (Step-Down Converter Enabled; Both LDOs Disabled)



Step-Down Converter Switching Frequency



Step-Down Converter Soft Start



Time (50µs/div)

Step-Down Converter Turn-Off (V<sub>IN</sub> = 3.6V; V<sub>OUT</sub> = 1.8V; I<sub>OUT</sub> = 800mA)



Time (100µs/div)



## **Typical Characteristics-Step-Down Converter**

High Side Switch On Resistance vs. Input Voltage



Low Side Switch On Resistance vs. Input Voltage





## Typical Characteristics-LDO Regulator

Dropout Voltage vs. Output Current (V<sub>OUT</sub> = 2.5V)



Output Voltage vs. Input Voltage (V<sub>OUT</sub> = 2.5V)



Dropout Voltage vs. Output Current  $(V_{OUT} = 3.3V)$ 



Output Voltage vs. Input Voltage  $(V_{OUT} = 3.3V)$ 



LDO Output Voltage Variation vs. Temperature (V<sub>OUT</sub> = 2.5V)



LDO Line Regulation (V<sub>OUT</sub> = 2.5V)





## **Typical Characteristics-LDO Regulator**











Time (25µs/div)



Time (25µs/div)



### **Functional Block Diagram**



## **Functional Description**

The AAT2504 is a high performance power management IC comprised of a step-down converter and two linear regulators. The step-down converter operates in both fixed and variable frequency modes for high efficiency performance. The switching frequency is 2MHz, minimizing the size of the inductor. The converter requires only three external power components ( $C_{\rm IN}$ ,  $C_{\rm OUT}$ , and L). Each LDO can deliver up to 300mA. Each regulator has independent input voltage and enable pins and operates with ceramic capacitors.

#### Switch-Mode Step-Down Converter

The switching regulator is a monolithic step-down converter operating with input voltage range of 2.7V to 5.5V. Power devices are sized for 800mA current capability and achieves over 95% efficiency. The internal oscillator operates at 2MHz, minimizing the cost and size of external components. Light Load

operation maintains high efficiency under light load conditions (typically <50mA) when MODE/SYNC is grounded. The MODE/SYNC pin tied high allows optional "PWM Only" operation. This maintains constant frequency and low output ripple across all load conditions. Alternatively, by connecting an external clock to the AAT2504's MODE/SYNC pin, the internal clock is disabled. The external synchronization must stay between 1MHz and 3MHz.

The current through the P-channel MOSFET (high side) is sensed for current loop control, as well as short-circuit and overload protection. A fixed slope compensation signal is added to the sensed current to maintain stability for duty cycles greater than 50%. The peak current mode loop appears as a voltage-programmed current source in parallel with the output capacitor.

The output of the voltage error amplifier programs the current mode loop for the necessary peak switch current to force a constant output voltage for all load and line conditions. Internal loop compen-



sation terminates the transconductance voltage error amplifier output. The internal error amplifier reference is fixed at 0.9V.

A logic low on the EN pin shuts the converter down and makes it consume less than 1µA of current.

Soft start increases the inductor current limit point in discrete steps when the input voltage or enable input is applied. It limits the current surge seen at the input and eliminates output voltage overshoot.

For overload conditions, the peak input current is limited. As load impedance decreases and the output voltage falls closer to zero, more power is dissipated internally, raising the device temperature. Thermal protection completely disables switching when internal dissipation becomes excessive, protecting the device from damage. The junction over-temperature threshold is 140°C with 15°C of hysteresis.

### **Linear Regulators**

The two linear regulators are high performance LDOs where each LDO sources 300mA of current. For added flexibility, both regulators have independent input voltages operating from 1.8V to 5.5V. An external feedback pin for each LDO allows programming the output voltage from 3.6V to 0.6V. The regulators have thermal protection in case of adverse operating conditions.

LDOA features an integrated Power-OK comparator which indicates when the output is out of regulation. The POK is an open drain output and it is held low when the AAT2504 is in shutdown mode.

#### **Under-Voltage Lockout**

Internal bias of all circuits is controlled via the VIN pin. Under-voltage lockout guarantees sufficient  $V_{\rm IN}$  bias and proper operation of all internal circuits prior to activation.

#### **Over-Temperature Protection**

Thermal protection completely disables switching when internal dissipation becomes excessive. The junction over-temperature threshold is 140°C with 15°C of hysteresis. Once an over-temperature or over-current fault condition is removed, the output voltage automatically recovers.

### **Applications Information**

#### **Step-Down Converter Inductor Selection**

The step-down converter uses peak current mode control with slope compensation to maintain stability for duty cycles greater than 50%. The output inductor value must be selected so the inductor current down slope meets the internal slope compensation requirements. The internal slope compensation for the AAT2504 step-down converter is 0.51A/µsec. This equates to a slope compensation that is 75% of the inductor current down slope for a 1.5V output and 2.2µH inductor.

$$m = \frac{0.75 \cdot V_{O}}{L} = \frac{0.75 \cdot 1.5V}{2.2\mu H} = 0.51 \frac{A}{\mu sec}$$

Manufacturer's specifications list both the inductor DC current rating, which is a thermal limitation, and the peak current rating, which is determined by the saturation characteristics. The inductor should not show any appreciable saturation under normal load conditions. Some inductors may meet the peak and average current ratings yet result in excessive losses due to a high DCR. Always consider the losses associated with the DCR and its effect on the total converter efficiency when selecting an inductor.

The  $2.2\mu H$  CDRH2D14 series Sumida inductor has a  $94m\Omega$  DCR and a 1.5A DC current rating. At full 800mA load, the inductor DC loss is 60mW which gives a 4.16% loss in efficiency for a 800mA, 1.8V output.

#### **Input Capacitor**

Select a 4.7 $\mu$ F to 10 $\mu$ F X7R or X5R ceramic capacitor for the input of the step-down converter. To estimate the required input capacitor size, determine the acceptable input ripple level (V<sub>PP</sub>) and solve for C<sub>IN</sub>. The calculated value varies with input voltage and is a maximum when V<sub>IN</sub> is double the output voltage.



$$\begin{split} C_{\text{IN}} &= \frac{\frac{V_{\text{O}}}{V_{\text{IN}}} \cdot \left(1 - \frac{V_{\text{O}}}{V_{\text{IN}}}\right)}{\left(\frac{V_{\text{PP}}}{I_{\text{O}}} - \text{ESR}\right) \cdot F_{\text{S}}} \\ \frac{V_{\text{O}}}{V_{\text{IN}}} \cdot \left(1 - \frac{V_{\text{O}}}{V_{\text{IN}}}\right) &= \frac{1}{4} \text{ for } V_{\text{IN}} = 2 \cdot V_{\text{O}} \end{split}$$

$$C_{IN(MIN)} = \frac{1}{\left(\frac{V_{PP}}{I_{O}} - ESR\right) \cdot 4 \cdot F_{S}}$$

Always examine the ceramic capacitor DC voltage coefficient characteristics when selecting the proper value. For example, the capacitance of a  $10\mu F$ , 6.3V, X5R ceramic capacitor with 5.0V DC applied is actually about  $6\mu F$ .

The maximum input capacitor RMS current is:

$$I_{RMS} = I_{O} \cdot \sqrt{\frac{V_{O}}{V_{IN}} \cdot \left(1 - \frac{V_{O}}{V_{IN}}\right)}$$

The input capacitor RMS ripple current varies with the input and output voltage and will always be less than or equal to half of the total DC load current.

$$\sqrt{\frac{V_O}{V_{IN}} \cdot \left(1 - \frac{V_O}{V_{IN}}\right)} = \sqrt{D \cdot (1 - D)} = \sqrt{0.5^2} = \frac{1}{2}$$

for  $V_{IN} = 2 \times V_{O}$ :

$$I_{RMS(MAX)} = \frac{I_0}{2}$$

The term  $\frac{V_o}{V_{IN}} \cdot \left(1 - \frac{V_o}{V_{IN}}\right)$  appears in both the input voltage ripple and input capacitor RMS current

equations and is a maximum when  $\rm V_{\rm O}$  is twice  $\rm V_{\rm IN}$ . This is why the input voltage ripple and the input capacitor RMS current ripple are a maximum at 50% duty cycle.

The input capacitor provides a low impedance loop for the edges of pulsed current drawn by the AAT2504. Low ESR/ESL X7R and X5R ceramic capacitors are ideal for this function. To minimize stray inductance, the capacitor should be placed as closely as possible to the IC. This keeps the high frequency content of the input current localized, minimizing EMI and input voltage ripple.

A laboratory test set-up typically consists of two long wires running from the bench power supply to the evaluation board input voltage pins. The inductance of these wires, along with the low-ESR ceramic input capacitor, can create a high Q network that may affect converter performance. This problem often becomes apparent in the form of excessive ringing in the output voltage during load transients. Errors in the loop phase and gain measurements can also result.

Since the inductance of a short PCB trace feeding the input voltage is significantly lower than the power leads from the bench power supply, most applications do not exhibit this problem.

In applications where the input power source lead inductance cannot be reduced to a level that does not affect the converter performance, a high ESR tantalum or aluminum electrolytic should be placed in parallel with the low ESR, ESL bypass ceramic. This dampens the high Q network and stabilizes the system.

| Configuration                             | Output Voltage | Inductor |
|-------------------------------------------|----------------|----------|
|                                           | 1V, 1.2V       | 1.5µH    |
| 0.9V Adjustable With<br>External Feedback | 1.5V, 1.8V     | 2.2µH    |
|                                           | 2.5V, 3.3V     | 3.3µH    |

**Table 1: Inductor Values.** 



#### **Output Capacitor**

The output capacitor limits the output ripple and provides holdup during large load transitions. A  $4.7\mu F$  to  $10\mu F$  X5R or X7R ceramic capacitor typically provides sufficient bulk capacitance to stabilize the output during large load transitions and has the ESR and ESL characteristics necessary for low output ripple.

The output voltage droop due to a load transient is dominated by the capacitance of the ceramic output capacitor. During a step increase in load current, the ceramic output capacitor alone supplies the load current until the loop responds. Within two or three switching cycles, the loop responds and the inductor current increases to match the load current demand. The relationship of the output voltage droop during the three switching cycles to the output capacitance can be estimated by:

$$C_{OUT} = \frac{3 \cdot \Delta I_{LOAD}}{V_{DROOP} \cdot F_{S}}$$

Once the average inductor current increases to the DC load level, the output voltage recovers. The above equation establishes a limit on the minimum value for the output capacitor with respect to load transients.

The internal voltage loop compensation also limits the minimum output capacitor value to  $4.7\mu F$ . This is due to its effect on the loop crossover frequency (bandwidth), phase margin, and gain margin. Increased output capacitance will reduce the crossover frequency with greater phase margin.

#### **Adjustable Output Resistor Selection**

The output voltage on the step-down converter is programmed with external resistors R2 and R6. To limit the bias current required for the external feedback resistor string while maintaining good noise immunity, the minimum suggested value for R6 is  $59k\Omega$ . Although a larger value will further reduce quiescent current, it will also increase the impedance of the feedback node, making it more sensitive to external noise and interference. Table 2 summa-

rizes the resistor values for various output voltages with R6 set to either  $59k\Omega$  for good noise immunity or  $221k\Omega$  for reduced no load input current.

With enhanced transient response for extreme pulsed load application, an external feed-forward capacitor (C1 in Fig.3) can be added.

|                      | R6 = 59kΩ | R6 = 221kΩ |
|----------------------|-----------|------------|
| V <sub>OUT</sub> (V) | R2 (kΩ)   | R2 (kΩ)    |
| 0.9*                 | 0         | 0          |
| 1.0                  | 6.65      | 24.3       |
| 1.1                  | 13.3      | 48.7       |
| 1.2                  | 19.6      | 73.2       |
| 1.3                  | 26.1      | 97.6       |
| 1.4                  | 32.4      | 124        |
| 1.5                  | 39.2      | 147        |
| 1.8                  | 59.0      | 221        |
| 1.85                 | 61.9      | 232        |
| 2.0                  | 71.5      | 274        |
| 2.5                  | 105       | 392        |
| 2.8                  | 124       | 464        |
| 3.0                  | 137       | 511        |
| 3.3                  | 158       | 590        |

Table 2: Step-Down Converter Resistor Values for Various Output Voltages.

#### **Thermal Calculations**

There are three types of losses associated with the AAT2504 step-down converter: switching losses, conduction losses, and quiescent current losses. Conduction losses are associated with the  $R_{\rm DS(ON)}$  characteristics of the power output switching devices. Switching losses are dominated by the gate charge of the power output switching devices. At full load, assuming continuous conduction mode (CCM), a simplified form of the LDO losses is given by:

$$\mathsf{P}_{\mathsf{TOTAL}} = \frac{\mathsf{I_O}^2 \cdot \left(\mathsf{R}_{\mathsf{DSON}(\mathsf{HS})} \cdot \mathsf{V}_\mathsf{O} + \mathsf{R}_{\mathsf{DSON}(\mathsf{LS})} \cdot [\mathsf{V}_\mathsf{IN} - \mathsf{V}_\mathsf{O}]\right)}{\mathsf{V}_\mathsf{IN}}$$

+ 
$$(t_{sw} \cdot F \cdot I_O + I_O) \cdot V_{IN}$$

<sup>\*</sup> For the 0.9V output, R6 is open.



 $I_Q$  is the step-down converter quiescent current. The term  $t_{\rm sw}$  is used to estimate the full load step-down converter switching losses.

For the condition where the step-down converter is in dropout at 100% duty cycle, the total device dissipation reduces to:

$$P_{TOTAL} = I_0^2 \cdot R_{DSON(HS)} + I_0 \cdot V_{IN}$$

Since  $R_{DS(ON)}$ , quiescent current, and switching losses all vary with input voltage, the total losses should be investigated over the complete input voltage range.

Given the total losses, the maximum junction temperature can be derived from the  $\theta_{JA}$  for the QFN34-20 package which is 50°C/W.

$$T_{J(MAX)} = P_{TOTAL} \cdot \Theta_{JA} + T_{AMB}$$

#### **LDO Linear Regulator Input Capacitor**

A 1 $\mu$ F or larger capacitor is typically recommended for C<sub>IN</sub> in most applications. A C<sub>IN</sub> capacitor is not required for basic LDO regulator operation; however, if the AAT2504 is physically located more than three centimeters from an input power source, a C<sub>IN</sub> capacitor will be needed for stable operation. C<sub>IN</sub> should be located as closely to the device VLDO pins as practically possible. C<sub>IN</sub> values greater than 1 $\mu$ F will offer superior input line transient response and will assist in maximizing the highest possible power supply ripple rejection.

Ceramic, tantalum, or aluminum electrolytic capacitors may be selected for  $C_{\rm IN}$ . There is no specific capacitor ESR requirement for  $C_{\rm IN}$ ; however, ceramic capacitors are recommended for  $C_{\rm IN}$  due to their inherent capability over tantalum capacitors to withstand input current surges from low impedance sources such as batteries in portable devices.

#### **Output Capacitor**

For proper load voltage regulation and operational stability, a capacitor is required between pins OUTA, OUTB, and GND. The  $C_{\rm OUT}$  capacitor connection to the LDO regulator ground pin should be made as direct as practically possible for maximum device

performance. The AAT2504 has been specifically designed to function with very low ESR ceramic capacitors. For best performance, ceramic capacitors are recommended.

Typical output capacitor values for maximum output current conditions range from  $1\mu F$  to  $10\mu F$ .

Applications utilizing the exceptionally low output noise and optimum power supply ripple rejection characteristics of the AAT2504 should use 2.2 $\mu F$  or greater for  $C_{OUT}.$  If desired,  $C_{OUT}$  may be increased without limit. In low output current applications where output load is less than 10mA, the minimum value for  $C_{OUT}$  can be as low as 0.47 $\mu F.$ 

#### **Capacitor Characteristics**

Ceramic composition capacitors are highly recommended over all other types of capacitors for use with the AAT2504. Ceramic capacitors offer many advantages over their tantalum and aluminum electrolytic counterparts. A ceramic capacitor typically has very low ESR, is lower cost, has a smaller PCB footprint, and is non-polarized. Line and load transient response of the LDO regulator is improved by using low ESR ceramic capacitors. Since ceramic capacitors are non-polarized, they are not prone to incorrect connection damage.

#### **Equivalent Series Resistance**

ESR is a very important characteristic to consider when selecting a capacitor. ESR is the internal series resistance associated with a capacitor that includes lead resistance, internal connections, size and area, material composition, and ambient temperature. Typically, capacitor ESR is measured in milliohms for ceramic capacitors and can range to more than several ohms for tantalum or aluminum electrolytic capacitors.

#### **Ceramic Capacitor Materials**

Ceramic capacitors less than 0.1µF are typically made from NPO or C0G materials. NPO and C0G materials generally have tight tolerance and are very stable over temperature. Larger capacitor values are usually composed of X7R, X5R, Z5U, or Y5V dielectric materials. NPO and C0G material types are not recommended for use with LDO regulators since the



capacitor tolerance can vary more than  $\pm 50\%$  over the operating temperature range of the device. A 2.2µF Y5V capacitor could be reduced to 1µF over temperature; this could cause problems for circuit operation. X7R and X5R dielectrics are much more desirable. The temperature tolerance of X7R dielectric is better than  $\pm 15\%$ . Capacitor area is another contributor to ESR. Capacitors which are physically large in size will have a lower ESR when compared to a smaller sized capacitor of an equivalent material and capacitance value. These larger devices can improve circuit transient response when compared to an equal value capacitor in a smaller package size. Consult capacitor vendor datasheets carefully when selecting capacitors for LDO regulators.

#### **Adjustable Output Resistor Selection**

The output voltage on the linear regulator is programmed with external resistors: R4 and R7 for LDOA and R5 and R8 for LDOB. Table 3 summarizes the resistor values for various output voltages with R4 and R5 set to either  $59k\Omega$  for good noise immunity or  $221k\Omega$  for reduced no load input current.

| LDO                  | R7, R8 = $59k\Omega$ | R7, R8 = 221kΩ |
|----------------------|----------------------|----------------|
| V <sub>OUT</sub> (V) | R4, R5 (kΩ)          | R4, R5 (kΩ)    |
| 0.6*                 | 0                    | 0              |
| 0.8                  | 19.6                 | 75             |
| 0.9                  | 29.4                 | 113            |
| 1.0                  | 39.2                 | 150            |
| 1.1                  | 49.9                 | 187            |
| 1.2                  | 59.0                 | 221            |
| 1.3                  | 68.1                 | 261            |
| 1.4                  | 78.7                 | 301            |
| 1.5                  | 88.7                 | 332            |
| 1.8                  | 118                  | 442            |
| 1.85                 | 124                  | 464            |
| 2.0                  | 137                  | 523            |
| 2.5                  | 187                  | 715            |
| 3.3                  | 267                  | 1000           |

Table 3: LDO Linear Regulators Resistor Values for Various Output Voltages.

#### **POK Output**

LDOA of the AAT2504 features an integrated Power OK comparator which can be used as an error flag. The POK open drain output goes low when output voltage is 10% (typ) below its nominal regulation voltage. Additionally, any time LDOA is in shutdown, the POK output is pulled low. Connect a pull-up resistor from POK to OUTA.

#### **Enable Function**

The AAT2504 features an LDO regulator enable/disable function. Each LDO has its own dedicated enable pin. These pins (ENA, ENB) are active high and are compatible with CMOS logic. To assure the LDO regulators will switch on, ENA/B must be greater than 1.4V. The LDO regulators will shut down when the voltage on the ENA/B pins falls below 0.6V. In shutdown, the LDO regulators will consume less than 1.0 $\mu$ A of current. If the enable function is not needed in a specific application, it may be tied to  $V_{\rm IN}$  to keep the LDO regulator in a continuously on state.

#### **Thermal Protection**

Each of the two LDOs of the AAT2504 has an internal thermal protection circuit which will turn on when the device die temperature exceeds 140°C. The LDO regulator outputs will remain in a shutdown state until the internal die temperature falls back below the 125°C trip point.

#### **No-Load Stability**

The LDOs in the AAT2504 are designed to maintain output voltage regulation and stability under operational no-load conditions. This is an important characteristic for applications where the output current may drop to zero.

<sup>\*</sup> For the 0.6V output, R7 and R8 are open.





## Reverse Output-to-Input Voltage Conditions and Protection

Under normal operating conditions, a parasitic diode exists between the output and input of the LDO regulator. The input voltage should always remain greater than the output load voltage maintaining a reverse bias on the internal parasitic diode. Conditions where V<sub>OUT</sub> might exceed V<sub>IN</sub> should be avoided since this would forward bias the internal parasitic diode and allow excessive current flow into the  $V_{\text{OUT}}$  pin, possibly damaging the LDO regulator. In applications where there is a possibility of  $\mathbf{V}_{\mathrm{OUT}}$ exceeding V<sub>IN</sub> for brief amounts of time during normal operation, the use of a larger value C<sub>IN</sub> capacitor is highly recommended. A larger value of C<sub>IN</sub> with respect to COUT will effect a slower CIN decay rate during shutdown, thus preventing  $V_{\text{OUT}}$  from exceeding  $V_{\text{IN}}$ . In applications where there is a greater danger of  $V_{\text{OUT}}$  exceeding  $V_{\text{IN}}$  for extended periods of time, it is recommended to place a Schottky diode across  $V_{IN}$  to  $V_{OUT}$  (connecting the cathode to  $V_{\text{IN}}$  and anode to  $V_{\text{OUT}}$ ). The Schottky diode forward voltage should be less than 0.45V.

# Thermal Considerations and High Output Current Applications

The LDOs of the AAT2504 are designed to deliver continuous output load currents of 300mA each under normal operation. This is desirable for circuit applications where there might be a brief high inrush current during a power-on event.

The limiting characteristic for the maximum output load current safe operating area is essentially

package power dissipation and the internal preset thermal limit of the device. In order to obtain high operating currents, careful device layout and circuit operating conditions need to be taken into account.

The following discussions will assume the LDO regulator is mounted on a printed circuit board utilizing the minimum recommended footprint as stated in the layout considerations section of this document. At any given ambient temperature  $(T_A)$ , the maximum package power dissipation can be determined by the following equation:

$$P_{D(MAX)} = \frac{T_{J(MAX)} - T_A}{\theta_{JA}}$$

Constants for the AAT2504 are  $T_{J(MAX)}$  (the maximum junction temperature for the device, which is 125°C) and  $\theta_{JA}=50^{\circ}\text{C/W}$  (the package thermal resistance). Typically, maximum conditions are calculated at the maximum operating temperature of  $T_A=85^{\circ}\text{C}$  and under normal ambient conditions where  $T_A=25^{\circ}\text{C}$ . Given  $T_A=85^{\circ}\text{C}$ , the maximum package power dissipation is 800mW. At  $T_A=25^{\circ}\text{C}$ , the maximum package power dissipation is 2W.

The maximum continuous output current for the AAT2504 is a function of the package power dissipation and the input-to-output voltage drop across the LDO regulator. To determine the maximum output current for a given output voltage, refer to the following equation. This calculation accounts for the total power dissipation of the LDO regulator, including that caused by ground current.

$$P_{D(MAX)} = [(V_{IN} - V_{OUTA})I_{OUTA} + (V_{IN} \cdot I_{GND})] + [(V_{IN} - V_{OUTB})I_{OUTB} + (V_{IN} \cdot I_{GND})]$$



#### Layout

The suggested PCB layout for the AAT2504 is shown in Figures 1 and 2. The following guidelines should be used to help ensure a proper layout.

- 1. The input capacitors (C4, C7, C8, and C9) should connect as closely as possible to VIN, VLDOA, VLDOB, VP, and PGND.
- 2. The output capacitor (C5, and C6) of the LDOs connect as closely as possible to OUT. C2 and L1 should be connected as closely as possible. The connection of L1 to the LX pin should be as short as possible. Do not make the node small by using a narrow trace. The trace should be kept wide, direct, and short.
- 3. The feedback trace should be separate from any power trace and connect as closely as possible to the load point. Sensing along a high-

- current load trace will degrade DC load regulation. Feedback resistors should be placed as closely as possible to VOUT to minimize the length of the high impedance feedback trace. If possible, they should also be placed away from the LX (switching node) and inductor to improve noise immunity.
- 4. The resistance of the trace from the load return to the PGND should be kept to a minimum. This will help to minimize any error in DC regulation due to differences in the potential of the internal signal ground and the power ground.
- 5. Ensure all ground pins are tied to the ground plane. No pins should be left floating. For maximum power dissipation, it is recommended that the exposed pad (EP) must be soldered to a good conductive PCB ground plane layer to further increase local heat dissipation.



Figure 1: AAT2504 Evaluation Board Top Side Layout.



Figure 2: AAT2504 Evaluation Board Bottom Side Layout.





Figure 3: AAT2504 Evaluation Board Schematic.

| Manufacturer | Part Number       | Value (µF) | Voltage Rating | Temp. Co. | Case Size |
|--------------|-------------------|------------|----------------|-----------|-----------|
| Murata       | GRM219R60J106KE19 | 10         | 6.3            | X5R       | 0805      |
| Murata       | GRM188R60J475KE19 | 4.7        | 6.3            | X5R       | 0603      |
| Murata       | GRM188R61A225KE34 | 2.2        | 10             | X5R       | 0603      |
| Murata       | GRM188R61A105KA61 | 1.0        | 10             | X5R       | 0603      |
| Murata       | GRM185R60J105KE26 | 1.0        | 6.3            | X5R       | 0603      |

**Table 4: Surface Mount Capacitors.** 

| Manufacturer | Part Number  | Inductance<br>(µH) | Saturated Rated<br>Current (mA) | DCR<br>(mΩ) | Size (mm)<br>LxWxH | Туре     |
|--------------|--------------|--------------------|---------------------------------|-------------|--------------------|----------|
| Sumida       | CDRH2D14-1R5 | 1.5                | 1800                            | 63          | 3.2x3.2x1.55       | Shielded |
| Sumida       | CDRH2D14-2R2 | 2.2                | 1500                            | 94          | 3.2x3.2x1.55       | Shielded |
| Sumida       | CDRH2D14-3R3 | 3.3                | 1200                            | 125         | 3.2x3.2x1.55       | Shielded |
| Coiltronics  | SD3812-1R5   | 1.5                | 1580                            | 78          | 4.0x4.0x1.2        | Shielded |
| Coiltronics  | SD3812-2R2   | 2.2                | 1320                            | 111         | 4.0x4.0x1.2        | Shielded |
| Coiltronics  | SD3812-3R3   | 3.3                | 1100                            | 159         | 4.0x4.0x1.2        | Shielded |
| Taiyo Yuden  | NR3010-1R5   | 1.5                | 1200                            | 80          | 3.0x3.0x1.0        | Shielded |
| Taiyo Yuden  | NR3010-2R2   | 2.2                | 1100                            | 95          | 3.0x3.0x1.0        | Shielded |
| Taiyo Yuden  | NR3010-3R3   | 3.3                | 870                             | 140         | 3.0x3.0x1.0        | Shielded |

Table 5: Suggested Inductors and Suppliers.



## **Ordering Information**

| Package  | Channel 1 | Voltage<br>Channel 2 | Channel 3 | Marking¹ | Part Number (Tape and Reel) <sup>2</sup> |
|----------|-----------|----------------------|-----------|----------|------------------------------------------|
| QFN34-20 | 0.9V      | 0.6V                 | 0.6V      | XWXYY    | AAT2504IZL-BAA-T1                        |



All AnalogicTech products are offered in Pb-free packaging. The term "Pb-free" means semiconductor products that are in compliance with current RoHS standards, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. For more information, please visit our website at http://www.analogictech.com/pbfree.

| Leg        | end  |
|------------|------|
| Voltage    | Code |
| Adjustable | Α    |
| (0.6V)     | /    |
| 0.9        | В    |
| 1.2        | E    |
| 1.5        | G    |
| 1.8        | I    |
| 1.9        | Υ    |
| 2.5        | N    |
| 2.6        | 0    |
| 2.7        | Р    |
| 2.8        | Q    |
| 2.85       | R    |
| 2.9        | S    |
| 3.0        | Т    |
| 3.3        | W    |
| 4.2        | С    |

<sup>1.</sup> XYY = assembly and date code.

<sup>2.</sup> Sample stock is generally held on part numbers listed in BOLD.



## **Package Information**

#### QFN34-20





All dimensions in millimeters.

<sup>1.</sup> The leadless package family, which includes QFN, TQFN, DFN, TDFN and STDFN, has exposed copper (unplated) at the end of the lead terminals due to the manufacturing process. A solder fillet at the exposed copper edge cannot be guaranteed and is not required to ensure a proper bottom solder connection.





© Advanced Analogic Technologies, Inc.

AnalogicTech cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in an AnalogicTech product. No circuit patent licenses, copyrights, mask work rights, or other intellectual property rights are implied. AnalogicTech reserves the right to make changes to their products or specifications or to discontinue any product or service without notice. Except as provided in AnalogicTech's terms and conditions of sale, AnalogicTech assumes no liability whatsoever, and AnalogicTech disclaims any express or implied warranty relating to the sale and/or use of AnalogicTech products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. Testing and other quality control techniques are utilized to the extent AnalogicTech deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed. AnalogicTech and the AnalogicTech logo are trademarks of Advanced Analogic Technologies Incorporated. All other brand and product names appearing in this document are registered trademarks or trademarks of their respective holders.

## Advanced Analogic Technologies, Inc.

830 E. Arques Avenue, Sunnyvale, CA 94085 Phone (408) 737-4600 Fax (408) 737-4611

